# Mid Sem. Monsoon2022: VLSI Digital (EC2.201)

Max. Time: 90 Mins [4:30 to 6:00 PM]

Note(s): No query is allowed during exam.

Write your assumptions (if any) for each question.

Q 1. [5 Marks] [CO-1]

Consider two NMOS transistors working in saturation with same Vos and Vos

- a) If two devices are matched except maximum possible mismatch in their (W/L) ratios of 3%. What is the maximum resulting mismatch in the drain currents
- If two devices are matched except maximum possible mismatch in their V<sub>t</sub> values of 10mV. What is the maximum possible mismatch in the drain currents. Assume nominal value of V<sub>t</sub> is 0.6V

Q 2.

A set of I-V characteristics of an nMOS transistor at room temperature are shown in below (in Table) for different biasing conditions. Fig. shows measurement setup. Using the data, find the threshold voltage V<sub>TO</sub>

O V D VDS C VSB VSB VSB

| VGS      | Vos | V <sub>58</sub> | Ιο (μΑ) |
|----------|-----|-----------------|---------|
| 4V       | 4V  | 0.0V            | 256     |
| 5V       | 5V  | 0.0V            | 441     |
| 5V<br>4V | 4V  | 2.6V            | 144     |
| 5V       | 5V  | 2.6V            | 256     |

### **MOS Capacitance**

Q 3. Answer the following questions

[9 Marks] [CO-1]

Date: 22/09/2022

- (a) Draw a MOSFET Capacitance model (DC model) depicting distinct components of capacitance.
- (b) The capacitances in MOSFET occurs due to
  - i. Interconnects
  - ii. Difference in Doping concentration
  - iii. Difference in dopant materials
  - iv. All of the mentioned
- (c) The parasitic capacitances found in MOSFET are
  - i. Oxide related capacitances
  - ii. Inter electrode capacitance

- ili. Electrolytic capacitance
- iv. All of the mentioned
- (d) In Cut-off region (assume MOS is in accumulation), the capacitance Cgs will be equal to \_
  - 2C<sub>GDO</sub>
  - ii. Cosp. W
  - iii. CGB
  - All of the mentioned iv.
- (e) In cut-off region (assume MOS is in accumulation), the value of gate to substrate capacitance is equal to
  - Cox .(W-L) ì.
  - ii. CGBO.L + Cox W/L
  - iii. CGBO.L + Cox\* W\*L
  - iv.
- (f) In linear mode operation, the parasitic capacitances that exists are
  - Nonzero Gate to source capacitance
  - ii. Nonzero Gate to drain capacitance
  - iii. Zero gate to substrate capacitance
  - All of the mentioned iv.
- (g) In saturation mode operation, gate to drain capacitance (channel) is zero due to
  - Gate and drain are interconnected
  - ii. Channel length is reduced
  - Inversion layer doesn't exist iii.
  - Drain is connected to ground iv.
- (h) When MOSFET is operating in saturation region, the gate to source capacitance (channel) 15?
  - i. 1/2\*Cox\*W\*L
  - îi. 2/3\*Cox\*W\*L
  - Cox\*W\*L iii.
  - 1/3\*Cox\*W\*L
- (i) In the below graph, the regions marked as A, B, C are?



Vons CVT+VOS I. A : Saturation, B : Linear, C Cut-off

vas cras-v+ - W vas> vas-v+ - Sat

A: Cut-off, B: Linear, C: Saturation

iii. A: Linear, B: Saturation, C: Cut-off

None of the mentioned iv.

Hint: Analyse the graph from the gate to source voltage on x axis and regions can be Noise Margin = = = = ( 100 4 1 1 ( 05-4) determined.

[10 Marks] [CO-1, CO-2] Q4.

Consider a resistive-load inverter with  $V_{D0}=5V$ , transconductance  $(k_n')=20~\mu\text{A/V}^2$ ,  $V_{T0}=0.8~V$ ,  $R_L$ = 200 K $\Omega$ , and W/L=2. Calculate the critical voltages (VoL, VoH, VIL, VIH) and on the VTC and find the noise margin of the circuit.

Are your calculated noise margins good? Please comment on the quality of the inverter design, and how can you improve it?

## Power dissipation and propagation delays

Q 5.

Consider a resistive-load inverter design, driving a similar inverter (as shown in Fig.). Now answer the following-

- (a) What is the net capacitance at node Vx.
- (b) Let's say the input (V<sub>IN</sub>) is abruptly switching from VDD to 0. What is the state/region of each MOS (m<sub>2</sub> and m<sub>2</sub>) before and after the switching.
- (c) Develop a simple expression for the calculation of low-to-high propagation delay (Tph).
- (d) Discuss the parameters impacting the tplh. From the developed expression, how can you improve the operating speed of this resistive-load inverter? Discuss the trade-off. Also discuss the assumption considered.

### Q 6.

How much is the dynamic power dissipated (Poynamic) in 2-input resistive-load NAND gate for the following cases? Develop only equations.

- (a) When input 'B'=1, and input 'A' switches with clock frequency.
- (b) When input 'A'=1, and input 'B' switches with clock frequency.



[6 Marks] [CO-1, CO-2]

